

# 6.5A, 200V, 0.800 Ohm, P-Channel Power MOSFETs

These are P-Channel enhancement mode silicon gate power field effect transistors. They are advanced power MOSFETs designed, tested, and guaranteed to withstand a specified level of energy in the breakdown avalanche mode of operation. All of these power MOSFETs are designed for applications such as switching regulators, switching converters, motor drivers, relay drivers and drivers for other high-power switching devices. The high input impedance allows these types to be operated directly from integrated circuits.

Formerly developmental type TA17512.

### **Ordering Information**

| PART NUMBER | PACKAGE  | BRAND    |  |  |
|-------------|----------|----------|--|--|
| IRF9630     | TO-220AB | IRF9630  |  |  |
| RF1S9630SM  | TO-263AB | RF1S9630 |  |  |

NOTE: When ordering, use the entire part number. Add the suffix 9A to obtain the TO-263AB variant in the tape and reel, i.e., RF1S9630SM9A.

### **Features**

- 6.5A, 200V
- $r_{DS(ON)} = 0.800\Omega$
- Single Pulse Avalanche Energy Rated
- · SOA is Power Dissipation Limited
- Nanosecond Switching Speeds
- · Linear Transfer Characteristics
- · High Input Impedance
- · Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

### Symbol



# **Packaging**

#### **JEDEC TO-220AB**



#### JEDEC TO-263AB



# IRF9630, RF1S9630SM

# **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                          | IRF9630,<br>RF1S9630SM | UNITS |
|----------------------------------------------------------|------------------------|-------|
| Drain to Source Voltage (Note 1)                         | -200                   | V     |
| Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1)  | -200                   | V     |
| Continuous Drain Current                                 | -6.5                   | Α     |
| $I_C = 100^{\circ}C$ $I_D$                               | -4                     | Α     |
| Pulsed Drain Current (Note 3)                            | -26                    | Α     |
| Gate to Source Voltage                                   | ±20                    | V     |
| Maximum Power Dissipation                                | 75                     | W     |
| Dissipation Derating Factor                              | 0.6                    | W/oC  |
| Single Pulse Avalanche Energy Rating (Note 4) EAS        | 500                    | mJ    |
| Operating and Storage Temperature                        | -55 to 150             | °C    |
| Maximum Temperature for Soldering                        |                        |       |
| Leads at 0.063in (1.6mm) from Case for 10sT <sub>L</sub> | 300                    | °C    |
| Package Body for 10s, See Techbrief 334                  | 260                    | °C    |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

### NOTE:

1.  $T_J = 25^{\circ}C$  to  $125^{\circ}C$ 

## **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                                             | SYMBOL               | TEST CON                                                                                                                                                                            | DITIONS                   | MIN  | TYP   | MAX   | UNITS |
|-------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|-------|-------|-------|
| Drain to Source Breakdown Voltage                     | BV <sub>DSS</sub>    | $I_D = -250\mu A$ , $V_{GS} = 0V(Figure 10)$                                                                                                                                        |                           | -200 | -     | -     | V     |
| Gate Threshold Voltage                                | V <sub>GS(TH)</sub>  | $V_{GS} = V_{DS}, I_D = -250 \mu A$                                                                                                                                                 |                           | -2   | -     | -4    | V     |
| Zero Gate Voltage Drain Current                       | I <sub>DSS</sub>     | $V_{DS}$ = Rated BV <sub>DSS</sub> , $V_{GS}$ = 0V<br>$V_{DS}$ = 0.8 x Rated BV <sub>DSS</sub> , $V_{GS}$ = 0V, $T_{C}$ = 125°C                                                     |                           | -    | -     | -25   | μΑ    |
|                                                       |                      |                                                                                                                                                                                     |                           | -    | -     | -250  | μΑ    |
| On-State Drain Current (Note 2)                       | I <sub>D(ON)</sub>   | V <sub>DS</sub> > I <sub>D(ON)</sub> x r <sub>DS(ON)MA</sub>                                                                                                                        | (, V <sub>GS</sub> = -10V | -6.5 | -     | -     | Α     |
| Gate to Source Leakage Current                        | I <sub>GSS</sub>     | $V_{GS} = \pm 20V$                                                                                                                                                                  |                           | -    | -     | ±100  | nA    |
| On Resistance (Note 2)                                | r <sub>DS(ON)</sub>  | I <sub>D</sub> = -3.5A, V <sub>GS</sub> = -10V (Figures 8, 9)                                                                                                                       |                           | -    | 0.500 | 0.800 | Ω     |
| Forward Transconductance (Note 2)                     | 9fs                  | $V_{DS} \ge I_{D(ON)} \times r_{DS(ON)MAX}, I_{D} = -3.5A$ (Figure 12)                                                                                                              |                           | 2.2  | 3.5   | -     | S     |
| Turn-On Delay Time                                    | t <sub>d(ON)</sub>   | $V_{DD}$ = -100V, $I_D$ ≈ -6.5A, $R_G$ = 50Ω $R_L$ = 15.4Ω (Figures 17, 18) MOSFET Switching Times are Essentially Independent of Operating Temperature                             |                           | -    | 30    | 50    | ns    |
| Rise Time                                             | t <sub>r</sub>       |                                                                                                                                                                                     |                           | -    | 50    | 100   | ns    |
| Turn-Off Delay Time                                   | t <sub>d(off)</sub>  |                                                                                                                                                                                     |                           | -    | 50    | 100   | ns    |
| Fall Time                                             | t <sub>f</sub>       |                                                                                                                                                                                     |                           | -    | 40    | 80    | ns    |
| Total Gate Charge<br>(Gate to Source + Gate to Drain) | Q <sub>g(TOT)</sub>  | $V_{GS}$ = -10V, $I_D$ = -6.5A, $V_{DS}$ = 0.8 x Rated BV <sub>DSS</sub> $I_{g(REF)}$ = -1.5mA (Figures 14, 19, 20) Gate Charge is Essentially Independent of Operating Temperature |                           | -    | 31    | 45    | nC    |
| Gate to Source Charge                                 | Q <sub>gs</sub>      |                                                                                                                                                                                     |                           | -    | 18    | -     | nC    |
| Gate to Drain ("Miller") Charge                       | Q <sub>gd</sub>      |                                                                                                                                                                                     |                           | -    | 13    | -     | nC    |
| Input Capacitance                                     | C <sub>ISS</sub>     | $V_{DS} = -25V$ , $V_{GS} = 0V$ , $f = 1MHz$ (Figure 11)                                                                                                                            |                           | -    | 550   | -     | pF    |
| Output Capacitance                                    | Coss                 |                                                                                                                                                                                     |                           | -    | 170   | -     | pF    |
| Reverse Transfer Capacitance                          | C <sub>RSS</sub>     |                                                                                                                                                                                     |                           | -    | 50    | -     | pF    |
| Internal Drain Inductance                             | D   1111 11 11 11 11 | Symbol Showing the Internal Devices                                                                                                                                                 | -                         | 3.5  | -     | nΗ    |       |
|                                                       |                      | Inductances PD                                                                                                                                                                      | -                         | 4.5  | -     | nH    |       |
| Internal Source Inductance                            | L <sub>S</sub>       | Measured From the Source<br>Lead, 6mm (0.25in) From<br>Package to Source Bond-<br>ing Pad                                                                                           | G ELS                     | -    | 7.5   | -     | nH    |
| Thermal Resistance Junction to Case                   | $R_{\theta JC}$      |                                                                                                                                                                                     |                           | -    | -     | 1.67  | °C/W  |
| Thermal Resistance Junction to Ambient                | $R_{\theta JA}$      | Typical Socket Mount                                                                                                                                                                |                           | -    | -     | 80    | oC/W  |

### **Source to Drain Diode Specifications**

| PARAMETER                              | SYMBOL           | TEST CONDITIONS                                                     | MIN | TYP | MAX  | UNITS |
|----------------------------------------|------------------|---------------------------------------------------------------------|-----|-----|------|-------|
| Continuous Source to Drain Current     | I <sub>SD</sub>  | Modified MOSFET Symbol                                              | -   | -   | -6.5 | А     |
| Pulse Source to Drain Current (Note 3) | I <sub>SDM</sub> | Showing the Integral Reverse P-N Junction Diode                     | )   | -   | -26  | A     |
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub>  | $T_J = 25^{\circ}C$ , $I_{SD} = -6.5A$ , $V_{GS} = 0V$ (Figure 13)  |     | -   | -1.5 | V     |
| Reverse Recovery Time                  | t <sub>rr</sub>  | $T_J = 150^{\circ}C$ , $I_{SD} = -6.5A$ , $dI_{SD}/dt = 100A/\mu s$ |     | 400 | -    | ns    |
| Reverse Recovery Charge                | Q <sub>RR</sub>  | $T_J = 150^{\circ}C$ , $I_{SD} = -6.5A$ , $dI_{SD}/dt = 100A/\mu s$ |     | 2.6 | -    | μC    |

### NOTES:

- 2. Pulse Test: Pulse width  $\leq 300\mu s$ , duty cycle  $\leq 2\%$ .
- 3. Repetitive Rating: Pulse width limited by Max junction temperature. See Transient Thermal Impedance curve (Figure 3).
- 4.  $V_{DD} = 50V$ , starting  $T_J = 25^{\circ}C$ , L = 17.75mH,  $R_G = 25\Omega$ , peak  $I_{AS} = 6.5$ A. (Figures 15, 16).

# Typical Performance Curves Unless Otherwise Specified



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE

FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE



FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE